CBCS SCHEME | USN | æ | | | | | | 17CS72 | |-----|-----|--|---|--|--|---|--------| | | 1 1 | | l | | | 1 | | ## Seventh Semester B.E. Degree Examination, July/August 2021 Advanced Computer Architecture Time: 3 hrs. Max. Marks: 100 Note: Answer any FIVE full questions. - 1 a. List the performance factors and system attributes. Explain how performance factors are influenced by system attributes. (08 Marks) - b. What are the conditions of parallelism? Explain the types of data dependence. (06 Marks) - c. With a neat diagram, explain the levels of parallelism in program execution on modern computers. (06 Marks) - 2 a. Consider the execution of an object code with 2 × 106 instructions on a 400 MHz processor. The program consists of four major types of instructions. The instruction mix and the number of cycles (CPI) needed for each instruction type are given below based on the result of a program trace experiment. | Instruction type | CPI | Instruction mix | |-------------------------------------|-----|-----------------| | Arithmetic and Logic | 1 | 60% | | Load/store with eache hit | 2 | 18% | | Branch | 4 | 12% | | Memory reference with cache miss | 8 | 10% | | Without y reference with eache miss | U | 1070 | - i) Calculate the average CPI when the program is executed on a uniprocessor with the above trace results. - ii) Calculate the corresponding MIPS rate based on the CPI obtained. (07 Marks) - b. Explain the architecture of vector super computer with a neat diagram. (07 Marks) - c. Discuss in detail: i) UMA model ii) NUMA model iii) COMA model. (06 Marks) - 3 a. Explain the architecture of VLIW processor and its pipeline operations. (08 Marks) - Distinguish between typical RISC and CISC processor architectures. (06 Marks) - c. With a neat diagram, explain the hierarchical memory technology. (06 Marks) - a. Explain Inclusion, Coherence and Locality properties. (06 Marks) - b. Briefly explain the virtual memory models for multiprocessor system. (06 Marks) - c. With a diagram, explain a typical superscalar RISC processor architecture consisting of an integer unit and a floating point unit. (08 Marks) - 5 a. Explain bus arbitration and its types in multiprocessor systems. (08 Marks) - b. Explain Prefetch buffer and Internal data forwarding mechanism used in instruction pipelining. (06 Marks) - c. Explain Sequential and Weak consistency models. (06 Marks) - 6 a. Explain with diagram, the Backplane bus specification. (06 Marks) - b. Explain multiply pipeline design to multiply two 8 bit integers X = 10110101, Y = 10010011. (06 Marks) For the reservation table of a non linear pipeline shown below | | 0 | 1 | 2 | 3 | 4 | |-------|---|---|---|---|---| | $S_1$ | X | | 4 | | X | | $S_2$ | | | X | Y | | | $S_3$ | | _ | | X | | - What are the forbidden latencies? Write initial collision vecto - Draw the state transition diagram. ii) - List all simple cycles and greedy cycles | 111) | List all simple cycles a | and greedy cycles | |------|--------------------------|-------------------| | ivi | Determine MAL | | (08 Marks) (06 Marks) (08 Marks) (10 Marks) - Explain briefly different vector access memory schemes - b. Explain four context switching policies. - Explain routing in Omega network. (06 Marks) - Explain Snoopy protocols, with its approaches. 8 - With a diagram, explain the architecture of the connection machine CM 2. (10 Marks) - Explain the fairness policies and sole access protocols in the principles of synchronization. 9 (07 Marks) - What are the major hurdles of pipelining? Illustrate the branch hazards in detail. (07 Marks) - Define Parallel programming model, Explain any 2 models. (06 Marks) - What are the issues in using shared variable model? 10 (07 Marks) (07 Marks) - With the help of a neat diagram, explain compilation phases in code generator. - Explain different language features for parallelism. (06 Marks)